## 第1章 计算机设计基础

- 1.1 引言
- 1.2 计算机的分类
- 1.3 计算机系统结构定义和计算机的设计任务
- 1.4 实现技术的趋势
- 1.5 集成电路功耗的趋势
- 1.6 成本的趋势
- 1.7 可靠性
- 1.8 测量、报告和总结计算机性能
- 1.9 计算机设计的量化原则
- 1.10 综合: 性能和性价比

## 1.6 成本的趋势

- 元器件成本是设计者需要考虑的一个方面
- 影响成本的主要因素:
  - Time----元器件价格随着时间而下降(实现技术没有实质性改进)。因为随着时间推移产出率不断增高。
  - Volume (产量)----提高意味着制造效率提高
  - Commodification(商品)----元器件供应商之间的竞争会降 低成本

## 每个集成电路成本的计算:

芯片成本 + 掩膜成本+芯片测试成本 + 封装成本

集成电路成本 =

最终测试成品率

晶园成本

芯片成本 =

每片晶园的芯片数×芯片成品率

每片晶圆的芯片数 = \_\_\_\_\_

晶圆面积

<del>-</del> -

晶圆周长

芯片面积

芯片对角线长

单位面积的缺陷数 × 芯片面积

芯片成品率 = 晶圆成品率× (1+

-00

结论1, 芯片面积直接影响芯片成本:

芯片面积大→晶圆上芯片数减少→芯片成本上升



- $\alpha$ 是取决于制造工艺复杂性的一个参数,与掩膜的层数成正比。 对于目前复杂的CMOS工艺来说,合适的估计是  $\alpha$  =4 。
- 单位面积缺陷数是衡量材料与工艺的一个指标,典型值为 0.5~1/cm²

#### 

- $\alpha$ 是取决于制造工艺复杂性的一个参数,与掩膜的层数成正比。 对于目前复杂的CMOS工艺来说,合适的估计是  $\alpha$  =4 。
- 单位面积缺陷数是衡量材料与工艺的一个指标,典型值为 0.5~1/cm²

#### **5e:**

### Die yield

 $= Wafer\ yield/(1 + Defects\ per\ unit\ area\ *Die\ area)^N$ 

#### Assume the Wafer yield is 100%

Defects per unit area is a measure of the random manufacturing defects that occur. In 2010, the value was typically 0.1 to 0.3 defects per square inch, or 0.016 to 0.057 defects per square centimeter, for a 40 nm process.

For 40 nm processes in 2010, N ranged from 11.5 to 15.5.

## 例: 龙芯2F的硅片成本

- ❖ 龙芯2F面积为43平方毫米
- ❖晶片成品率 = (1+b\*晶片面积/a) -a =78%
  - b为单位面积缺陷数,设为0.6
  - a为衡量复杂度的参数,设为4
- ❖每个12寸晶圆的晶片数 = (晶圆的面积/晶片的面积)-(晶圆的周长/(2\*晶片面积)<sup>1/2</sup>) =1592
- ❖好的晶片数为1242个
- ❖设90nm的12寸晶元成本为3000美元
- ❖每个2F的晶元成本为2.4美元

例子: 直径为30cm的晶圆上有多少边长为1.5cm的 芯片?

例子: 直径为30cm的晶圆上有多少边长为1.5cm的 芯片?

❖答: 芯片面积为(1.5cm)<sup>2</sup> = 2.25 cm<sup>2</sup>

每片晶圆的芯片数 = 
$$\frac{\pi \times (30/2)^2}{2.25}$$
 -  $\frac{\pi \times 30}{2.12}$  = 270

类似的,直径30cm晶圆上边长为1 cm的芯片数为:

640

例(4e):设单位面积残次密度为0.4/cm²,且 α=4.0,分别求边长1.5cm和1.0cm芯片的成品率。

单位面积的缺陷数 
$$\times$$
 芯片面积  $-\alpha$  芯片成品率 = (1+  $\alpha$ 

# 例(4e):设单位面积残次密度为0.4/cm<sup>2</sup>,且 $\alpha=4.0$ ,分别求边长1.5cm和1.0cm芯片的成品率。

芯片成品率 = 
$$(1 + \frac{4 + 2.25}{0.4 \times 2.25} = 0.44$$
  
1.5cm芯片成品率 =  $(1 + \frac{0.4 \times 2.25}{4.0}) = 0.44$   
1.0cm芯片成品率 =  $(1 + \frac{0.4 \times 1.00}{4.0}) = 0.68$ 

结论2: 芯片面积大→成品率更低→ 芯片成本上升

直径30cm晶圆有270×0.44=120个面积2.25cm<sup>2</sup>成品芯片, 或者有640×0.68=435个面积1cm<sup>2</sup>成品芯片。 ❖ 2006年,设30cm空白晶圆成本是5500美元, 1个1.00cm²的芯片成本----5500/435=13 美元 1个2.25cm²的芯片成本----5500/120=46 美元 推论:芯片面积增加到2倍,则成本增加到约4倍。

## **Example**

❖ Find the die yield for dies that are 1.5 cm on a side and 1.0 cm on a side, assuming a defect density of 0.031 per cm² and N is 13.5.

Die yield =  $1/(1 + Defects per unit area * Die area)^N$ 

## **Example**

Find the die yield for dies that are 1.5 cm on a side and 1.0 cm on a side, assuming a defect density of 0.031 per cm² and N is 13.5.

Die yield = 
$$1/(1 + Defects per unit area * Die area)^N$$

#### Answer:

The total die areas are 2.25 cm<sup>2</sup> and 1.00 cm<sup>2</sup>. For the larger die, the yield is

Die yield = 
$$1/(1 + 0.031 \times 2.25)^{13.5} = 0.40$$

For the smaller die, the yield is

Die yield = 
$$1/(1 + 0.031 \times 1.00)^{13.5} = 0.66$$

That is, less than half of all the large dies are good but two-thirds of the small dies are good.

## Exercise1.1

| Chip        | Die size<br>(mm²) | Estimated defect rate (per cm <sup>2</sup> ) | Manufacturing size (nm) | Transistors<br>(millions) |
|-------------|-------------------|----------------------------------------------|-------------------------|---------------------------|
| IBM Power5  | 389               | .30                                          | 130                     | 276                       |
| Sun Niagara | 380               | .75                                          | 90                      | 279                       |
| AMD Opteron | 199               | .75                                          | 90                      | 233                       |

Figure 1.22 Manufacturing cost factors for several modern processors.

Figure 1.22 gives the relevant chip statistics that influence the cost of several current chips.

- a. What is the yield for the IBM Power5?
- b. Why does the IBM Power5 have a lower defect rate than the Niagara and Opteron?

Die yield = 
$$\left(1 + \frac{Defects per unit area * Die area}{\alpha}\right)^{-\alpha}$$
  
  $\alpha = 4.0$ 

## Exercise1.1

| Chip        | Die size<br>(mm²) | Estimated defect rate (per cm <sup>2</sup> ) | Manufacturing size (nm) | Transistors<br>(millions) |
|-------------|-------------------|----------------------------------------------|-------------------------|---------------------------|
| IBM Power5  | 389               | .30                                          | 130                     | 276                       |
| Sun Niagara | 380               | .75                                          | 90                      | 279                       |
| AMD Opteron | 199               | .75                                          | 90                      | 233                       |

Figure 1.22 Manufacturing cost factors for several modern processors.

Figure 1.22 gives the relevant chip statistics that influence the cost of several current chips.

- a. What is the yield for the IBM Power5?
- b. Why does the IBM Power5 have a lower defect rate than the Niagara and Opteron?

Die yield = 
$$\left(1 + \frac{Defects \ per \ unit \ area * Die \ area}{\alpha}\right)^{-\alpha}$$
 $\alpha = 4.0$ 

- a. Yield = $(1+\frac{0.3*3.89}{4})^{-4}=0.36$
- b. It is fabricated in a larger technology, which is an older plant. As plants age, their process gets tuned, and the defect rate decreases.